

# DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING

(CS435P)

**Computer Organization & Architecture** 

B. Tech – Computer Science and Engineering (Artificial Intelligence and Machine Learning)

School of Engineering and Technology,
CHRIST (Deemed to be University),
Kumbalagodu, Bengaluru-560 074

April 2023



# Certificate

This is to certify that Ashvath Suresh Babu Piriya has successfully completed the record ≠ Mini Project work for (CS435P - Computer Organization & Architecture) in partial fulfilment for the award of Bachelor of Technology in Computer Science and Engineering (Artificial Intelligence & Machine Learning) during the year 2022-2023.

**HEAD OF THE DEPARTMENT** 

**FACULTY- IN CHARGE** 

**EXAMINER 1:** 

**EXAMINER 2:** 

Name : Ashvath S.P

Register No. : 2162014

Examination Center : SoET, CHRIST (Deemed to be University)

Date of Examination:

# COA LAB

# Experiment -7

Write a program in Assembly Language to perform Linear Search, Binary Search.

#### **Program no. 7.1 (Linear Search)**

#### **Algorithm:**

- 1. Set the value of the key to be searched in register R00.
- 2. Initialize the values of registers R01 to R05 with the array of values to be searched.
- 3. Perform a linear search by iterating through the array of values and comparing each value with the key using the CMP instruction.
- 4. If the value in any of the registers R01 to R05 matches the key, jump to the "keyfound" label and set the value of register R10 to 1.
- 5. The "keyfound" label sets the value of register R10 to 1 and halts the program.

### **Assembly Language code:**

MOV #15, R01; Store value of 15 in register R01

MOV #7, R02; Store value of 7 in register R02

MOV #11, R03; Store value of 11 in register R03

MOV #12, R04; Store value of 12 in register R04

MOV #9, R05; Store value of 9 in register R05

MOV #7, R00; Store value of 7 in register R00

CMP R00, R01; Compare value of register R01 with value of register R00

JEQ \$keyfound; If register R01 value is equal to R00, jump to the 'keyfound' label

CMP R00, R02; Compare value of register R02 with value of register R00

JEQ \$keyfound; If register R02 value is equal to R00, jump to the 'keyfound' label

CMP R00, R03; Compare value of register R03 with value of register R00

JEO \$keyfound; If register R03 value is equal to R00, jump to the 'keyfound' label

CMP R00, R04; Compare value of register R04 with value of register R00

JEQ \$keyfound; If register R04 value is equal to R00, jump to the 'keyfound' label

CMP R00, R05; Compare value of register R05 with value of register R00

JEQ \$keyfound; If register R05 value is equal to R00, jump to the 'keyfound' label

HLT ; Halts the simulator

keyfound: ;Label for identifying the key value

MOV #1, R10; Store value of 1 in register R10

HLT ; Halts the simulator

#### **Result:**



Fig7.1.a: CPU Simulator Window (key found)



Fig.7.1.b: CPU Simulator Window (key not found)

Program no. 7.2 (Binary Search)

#### Algorithm:

- 1. Set the value to be searched in a register (R00).
- 2. Initialize the array of values to be searched in ascending order (e.g., in registers R01 to R05).
- 3. Initialize the lower bound of the search range (R06) to 0 and the upper bound (R07) to the index of the last element in the array.
- 4. Calculate the initial midpoint as the average of the lower and upper bounds.
- 5. Enter a loop to perform the binary search:
  - a. Compare the value at the current midpoint with the key (R00) using CMP.
  - b. If the midpoint value is greater than the key, set the new upper bound to the midpoint 1 and recalculate the midpoint.
  - c. If the midpoint value is less than the key, set the new lower bound to the midpoint + 1 and recalculate the midpoint.
  - d. If the midpoint value is equal to the key, set the value of a register (e.g., R10) to 1 and halt the program.
- 6. Continue the loop until either the key is found or the search range is exhausted (i.e., lower bound > upper bound).
- 7. If the key is not found, the program will halt without setting the value of the register to 1.

#### **Assembly Language code:**

; Move constants into registers

MOV #3, R01; Move 3 into register R01

MOV #5, R02; Move 5 into register R02

MOV #7, R03; Move 7 into register R03

MOV #10, R04; Move 10 into register R04

MOV #12, R05; Move 12 into register R05

MOV #15, R06; Move 15 into register R06

MOV #17, R07; Move 17 into register R07

MOV #12, R00; Move 12 into register R00

; Compare values and jump to appropriate labels

CMP R04, R00; Compare value in register R04 with value in register R00

JEQ \$FOUND; Jump to label \$FOUND if they are equal

JGT \$GREATER1; Jump to label \$GREATER1 if R04 is greater than R00

JMP \$LESSER1; Jump to label \$LESSER1 if R04 is less than R00

#### **GREATER1**

CMP R06, R00; Compare value in register R06 with value in register R00

JEQ \$FOUND; Jump to label \$FOUND if they are equal

JGT \$GREATER2; Jump to label \$GREATER2 if R06 is greater than R00

CS435P – Computer Organization & Architecture Lab Department of Computer Science & Engineering (AI/ML)

JMP \$LESSER2; Jump to label \$LESSER2 if R06 is less than R00

#### LESSER1

CMP R02, R00; Compare value in register R02 with value in register R00 JEQ \$FOUND; Jump to label \$FOUND if they are equal JGT \$GREATER3; Jump to label \$GREATER3 if R02 is greater than R00

JMP \$LESSER3; Jump to label \$LESSER3 if R02 is less than R00

#### **GREATER2**

CMP R07, R00; Compare value in register R07 with value in register R00 JEQ \$FOUND; Jump to label \$FOUND if they are equal JMP \$NOTFOUND; Jump to label \$NOTFOUND

#### LESSER2

CMP R00, R05; Compare value in register R00 with value in register R05 JEQ \$FOUND; Jump to label \$FOUND if they are equal JMP \$NOTFOUND; Jump to label \$NOTFOUND

#### **GREATER3**

CMP R00, R03; Compare value in register R00 with value in register R03 JEQ \$FOUND; Jump to label \$FOUND if they are equal JMP \$NOTFOUND; Jump to label \$NOTFOUND

#### LESSER3

CMP R00, R01; Compare value in register R00 with value in register R01 JEQ \$FOUND; Jump to label \$FOUND if they are equal JMP \$NOTFOUND; Jump to label \$NOTFOUND

#### **FOUND**

MOV #1, R10; Move 1 into register R10 HLT; Halt program

#### NOTFOUND

MOV #1, R11; Move 1 into register R11 HLT; Halt program

#### **Result:**



Fig7.2.a: CPU Simulator Window (key found)



Fig.7.2.b: CPU Simulator Window (key not found)

# **COA LAB**

# Experiment - 8

Write a program in Assembly Language to perform Bubble Sort.

#### **Algorithm:**

- 1. Load the first integer into R01, the second into R02, and so on, up to R05.
- 2. Set R00 to 5, the number of integers in the array.
- 3. Call the MSF subroutine.
- 4. In the MSF subroutine, decrement R00 and jump to CMP1 if it is zero.
- 5. Compare R01 and R02. If R01 is less than R02, jump to CMP1. Otherwise, jump to CMP2.
- 6. In CMP1, swap R01 and R02 and jump to JBCCMP2.
- 7. In CMP2, compare R02 and R03. If R02 is less than R03, jump to CMP2. Otherwise, jump to CMP3.
- 8. In CMP3, swap R03 and R04 and jump to JBCCMP4.
- 9. In CMP4, compare R04 and R05. If R04 is less than R05, jump to CMP4. Otherwise, jump to BUBBLE.
- 10. Jump back to the MSF subroutine.
- 11. When R00 reaches 0, jump to EXIT.
- 12. The HLT instruction at the end of the program halts execution.

#### **Assembly Language Code:**

MSF ; Jump to the main subroutine

CAL \$LOAD ; Call the \$LOAD subroutine

MOV #5, R00; Move the value 5 to R00, the counter for the bubble sort loop

MSF ; Call the MSF subroutine to start the bubble sort loop

CAL \$BUBBLE; Call the \$BUBBLE subroutine to compare and swap adjacent values in the array

LOAD ; Load the array into registers R01-R05

MOV #15, R01; Move the value 15 to R01, the first integer in the array

MOV #33, R02; Move the value 33 to R02, the second integer in the array

MOV #27, R03; Move the value 27 to R03, the third integer in the array

MOV #18, R04; Move the value 18 to R04, the fourth integer in the array

MOV #10, R05; Move the value 10 to R05, the fifth integer in the array

RET ; Return from the main subroutine

BUBBLE ; Start the \$BUBBLE subroutine

DEC R00 ; Decrement the counter R00 for the bubble sort loop

JBCCMP1 ; Jump to CMP1 if R00 is zero

CS435P – Computer Organization & Architecture Lab Department of Computer Science & Engineering (AI/ML)

CMP R01, R02; Compare R01 and R02

JLT \$CMP1; Jump to CMP1 if R01 is less than R02

JBCCMP2 ; Jump to CMP2 if R01 is greater than or equal to R02

CMP R02, R03; Compare R02 and R03

JLT \$CMP2; Jump to CMP2 if R02 is less than R03

JBCCMP3 ; Jump to CMP3 if R02 is greater than or equal to R03

CMP R03, R04; Compare R03 and R04

JLT \$CMP3; Jump to CMP3 if R03 is less than R04

JBCCMP4 ; Jump to CMP4 if R03 is greater than or equal to R04

CMP R04, R05; Compare R04 and R05

JLT \$CMP4; Jump to CMP4 if R04 is less than R05

CMP #0, R00; Compare R00 to zero

JEQ \$EXIT; Jump to EXIT if R00 is zero

JNE \$BUBBLE; Jump to BUBBLE if R00 is not zero

RET ; Return from the \$BUBBLE subroutine

CMP1 ; Start the CMP1 subroutine

SWP R01, R02; Swap the values in R01 and R02

JMP \$JBCCMP2; Jump back to JBCCMP2 to continue comparing and swapping adjacent values

CMP2 ; Start the CMP2 subroutine

SWP R02, R03; Swap the values in R02 and R03

JMP \$JBCCMP3; Jump back to JBCCMP3 to continue comparing and swapping adjacent values

CMP3 ; Start the CMP3 subroutine

SWP R03, R04; Swap the values in R03 and R04

JMP \$JBCCMP4 ; Jump back to JBCCMP4 to continue comparing and swapping adjacent values

CMP4 ; Start the CMP4 subroutine

SWP R04, R05; Swap the values in R04 and R05

JMP \$BUBBLE; Jump back to BUBBLE to continue comparing and swapping adjacent values

EXIT ; Start the EXIT subroutine

HLT ; Halt the program

#### **Result:**



Fig: CPU Simulator Window (Before Sorting)



Fig: CPU Simulator Window (After Sorting)

**Lab Sheet-Direct Mapped Cache** 

1. Objective:

At the end of this lab session, the student should be able to:

• Understand direct mapped cache

• Understand the behaviour of direct-mapped cache by varying block size and cache

size

2. Theory:

Cache memory is a small amount of fast memory placed between the CPU and the main memory to bridge the gap in access times. Due to the locality of memory references, the cache memory can enhance the computer system's performance. The efficiency gained by using a cache memory varies depending on cache size, block size, and other cache

parameters, but it also depends on the program and data.

The mapping function is the way of associating memory blocks with the cache line. Three

mapping functions available are

Direct mapped

Associative

Set associative

The direct mapping technique is the simplest way of associating main memory blocks with the cache lines. In this technique, block k of the main memory maps into block k modulo m of the cache, where m is the total number of blocks. Since more than one main memory block is mapped onto a given cache block position, contention may arise for that position. This situation may occur even when the cache is not full. Conflict is resolved by allowing the new

block to overwrite the current resident block. So the replacement algorithm is trivial.

3. **Steps to perform:** 

. The following program should be used for the analysis.

LDB 00, R00 LDB 01, R01

```
LDB 02, R02
LDB 03, R03
LDB 04, R04
LDB 05, R05
LDB 06, R06
LDB 07, R07
LDB 08, R08
LDB 09, R09
LDB 10, R10
LDB 11, R11
LDB 12, R12
LDB 13, R13
HLT
```

The procedure to enter the above code into the simulator is as follows:

- (a) Create a program name and enter a base address in the Base Address text box
- (b) Enter CPU instructions in the program
- (c) Press the "Cache-Pipeline" tab and select the cache type as "data cache", as shown in Figure 1. Press the "SHOW CACHE..." button. A new window will be opened, as shown in Figure 2.



Figure 1: Cache – Pipeline setting



Figure 2: Data cache window

- (d) Set cache type to Direct mapped cache. Also, set block size, cache size and write policy.
- (e) Execute the program.
- (f) Note down cache miss, hit and compute the hit ratio.

#### **Problem No 1:**

**Step 1:** Set the following parameters in the cache control block of the data cache window, as shown in Figure 2.

- Block Size: 2
- Cache Size: 16 bytes
- Number of Blocks: 8 (automatically updated, which is equal to Cache size / Block Size)
- Cache Type: Direct Mapped
- Select Enable Chart check box
- Select stay on top check box

**Step 2:** Run the program in a single step and observe the changes on the data cache window



Figure 3: Data Cache window for problem no. 1

Step 3: Note down the number of hits, misses and hit ratio

**Problem No 2:** Analysis of direct-mapped cache by varying block size.

Set the following parameters:

• Blocks: 8

• Cache Type: Direct Mapped

• Cache Size: 16 bytes

Select Enable Chart check box

• Select stay on top check box

Execute the above program by setting a block size to 2, 4, 8, 16 and 32. Record the observation in the following table.

| Block Size | Number of blocks | Miss | Hit | Miss ratio |
|------------|------------------|------|-----|------------|
| 2          | 16               | 7    | 7   | .5         |
| 4          | 16               | 4    | 10  | 0.285      |

CS435P – Computer Organization & Architecture Lab Department of Computer Science & Engineering (AI/ML)

| 8  | 16 | 2 | 12 | 0.142  |
|----|----|---|----|--------|
| 16 | 16 | 1 | 13 | 0.0714 |
| 32 | 16 | 1 | 13 | 0.0714 |



Figure 4: Graph of Cache miss ratio Vs Block size for problem no. 2

**Problem No 3:** Analysis of direct-mapped cache by varying cache size.

Set the following parameters:

• Block size: 2

• Cache Type: Direct Mapped

• Select Enable Chart check box

• Select stay on top check box

Execute the above program by setting a block size to 2, 4, 8, 16 and 32. Record the observation in the following table.

| Block Size | Cache size | Miss | Hit | Miss ratio |
|------------|------------|------|-----|------------|
| 2          | 4          | 7    | 7   | 0.5        |
| 2          | 8          | 7    | 7   | 0.5        |
| 2          | 16         | 7    | 7   | 0.5        |
| 2          | 32         | 7    | 7   | 0.5        |
| 2          | 64         | 7    | 7   | 0.5        |



Figure 5: Graph of Cache miss ratio Vs Cache size for problem no. 3

# **Lab Sheet - Fully Associative Cache**

### **Objectives**

At the end of this lab session, the student should be able to:

- Understand fully associative mapped cache
- Understand the behaviour of fully associative mapped cache by varying block size and cache size
- Understand the behaviour of fully associative mapped cache concerning replacement algorithms

**Prerequisites:** Module No. 4 - Cache Memory Organization

# 6.0 Performance Analysis of Fully Associative Mapped Cache

The following program should be used to analyse a fully associative mapped cache.

LDB 00, R00

LDB 01, R01

LDB 02, R02

LDB 03, R03

LDB 04, R04

LDB 05, R05

LDB 06, R06

LDB 07, R07

LDB 08, R08

LDB 09, R09

LDD 02, R02

LDB 10, R10

LDB 11, R11

LDB 12, R12

LDB 13, R13

HLT

Press the "Cache-Pipeline" tab and select the cache type as "data cache", as shown in Figure 1. Press the "Show Cache..." button. A new window will be opened, which is shown in Figure 2.



Figure 1: Cache – Pipeline setting



Figure 2: Data cache window

### Problem 1:

Step 1: Set the following parameters in the cache control block of the data cache window, as shown in Figure 2.

- Block Size: 2
- Cache Type: Fully Associative
- Cache Size: 16 bytes
- Select Enable Chart check box
- Select stay on top check box
- Replacement: Random

Step 2: Run the program in a single step and observe the changes on the data cache window

Step 3: Note down the number of hits, misses and hit ratio

# **Problem No 2:** Analysis of Fully associative cache by varying block size.

Set the following parameters:

• Cache Type: Fully associative cache

• Cache Size: 16 bytes

• Select Enable Chart check box

• Select stay on top check box

Execute the above program by setting a block size to 2, 4, 8, 16 and 32. Record the observation in the following table.

| Block Size | Cache Size | Miss | Hit | Miss ratio |
|------------|------------|------|-----|------------|
| 2          | 16         | 7    | 7   | 0.5        |
| 4          | 16         | 4    | 10  | 0.285      |
| 8          | 16         | 2    | 12  | 0.142      |
| 16         | 16         | 1    | 13  | 0.0714     |
| 32         | 32         | 1    | 13  | 0.0714     |

# Cache Miss Ratio vs Block Size



Figure 3: Graph of Cache miss ratio Vs Block size for problem no. 2

**Problem No 3:** Analysis of fully associative cache by varying cache size.

Set the following parameters:

- Block size: 2
- Cache Type: Fully associative cache
- Select Enable Chart check box
- Select stay on top check box
- Replacement: Random

CS435P – Computer Organization & Architecture Lab Department of Computer Science & Engineering (AI/ML)

Execute the above program by setting a block size to 2, 4, 8, 16 and 32. Record the observation in the following table.

| Block Size | Cache size | Miss | Hit | Miss ratio |
|------------|------------|------|-----|------------|
| 2          | 4          | 14   | 14  | 0.5        |
| 2          | 8          | 7    | 7   | 0.5        |
| 2          | 16         | 7    | 7   | 0.5        |
| 2          | 32         | 7    | 7   | 0.5        |
| 2          | 64         | 7    | 7   | 0.5        |



Figure 4: Graph of Cache miss ratio Vs Cache size for problem no. 3

**Problem No 4:** Analysis of fully associative cache concerning replacement algorithm.

Set the following parameters:

- Block size: 4
- Cache size: 8
- Cache Type: Fully associative cache
- Select Enable Chart check box
- Select stay on top check box

Execute the above program by setting the replacement algorithm as FIFO, Random and LRU. Record the observation in the following table.

| Replacement<br>Algorithm | Miss | Hit | Miss ratio |
|--------------------------|------|-----|------------|
| FIFO                     | 4    | 10  | 0.285      |
| LRU                      | 4    | 10  | 0.285      |
| Random                   | 4    | 10  | 0.285      |

Are the results obtained identical for all the cases? Justify your answer.

Yes, the results obtained are identical for all the cases. The miss, hit, and miss ratio values are the same for all replacement algorithms used in the program. This suggests that for the given block size and cache size, the replacement algorithm does not have a significant impact on cache performance. However, it is important to note that this may not always be the case, and different replacement algorithms may have varying impacts on cache performance depending on the access patterns of the memory being used.

#### **Problem No 5:** Analysis of fully associative cache concerning replacement algorithm.

Set the following parameters:

Block size: 4Cache size: 8

• Cache Type: Fully associative cache

• Select Enable Chart check box

• Select stay on top check box

• Save integer numbers from 0 to 40 in the main memory 0000 to 0040.

Execute the following program by setting the replacement algorithm as FIFO, Random and LRU. Record the observation in the following table.

LDB 01, R00 LDB 16, R01 LDB 32, R02 LDB 00, R03 LDB 16, R04 LDB 16, R05 LDB 32, R06

LDB 08, R07

LDB 04, R08

**HLT** 

| Replacement | Miss | Hit | Miss ratio |
|-------------|------|-----|------------|
| Algorithm   |      |     |            |
| Random      | 28   | 8   | 0.777      |
| FIFO        | 8    | 1   | 0.888      |
| LRU         | 8    | 1   | 0.888      |

Are the results obtained identical for all the cases? Justify your answer.

No, the results obtained are not identical for all the cases. The miss ratio obtained for each replacement algorithm is different. For example, the miss ratio obtained for the Random replacement algorithm is lesser compared to the other two algorithms. This is because the Random replacement algorithm selects a random block to replace, which may not be the least recently used or the oldest block. On the other hand, the FIFO and LRU replacement algorithms replace the least recently used block and the oldest block, respectively, which can lead to a lower hit rate and higher miss ratio. Therefore, the choice of replacement algorithm can have a significant impact on the performance of the cache system.

# **Lab Sheet - Set Associative Cache**

# **Objectives**

At the end of this lab session student should be able to:

- Understand set associative mapped cache
- Understand the behavior of set associative mapped cache by varying block size, cache size and number of sets
- Understand the behavior of fully associative mapped cache with reference to replacement algorithms

**Prerequisites:** Module No. 4 - Cache Memory Organization

#### **Contents:**

Performance analysis of Set Associative Mapped Cache

- 7.1 Effect of cache size on the performance of Set Associative Mapped Cache
- 7.2 Effect of block size on the performance of Set Associative Mapped Cache
- 7.3 Effect of number of sets on the performance of Set Associative Mapped Cache
- 7.4 Performance analysis of Set Associative Mapped Cache with various replacement algorithms

### 7.0 Performance analysis of Set Associative Mapped Cache

The following program should be used for the analysis of set associative mapped cache.

LDB 00, R00 LDB 16, R01 LDB 32, R02 LDB 00, R03 LDB 16, R04 LDB 20, R05

LDB 24, R06

LDB 00, R07

LDB 20, R08

LDB 28, R09

**HLT** 

Press "Cache-Pipeline" tab and select cache type as "data cache" as shown in Figure 1. Press "Show Cache.." button. A new window will be opened which is as shown in Figure 2.



Figure 1: Cache – Pipeline setting



Figure 2: Data cache window

# 7.1 Effect of cache size on the performance of Set Associative Mapped Cache

Step 1: Set the following parameters available in cache control block of data cache window as shown in Figure 2.

• Cache Type : Set Associative

• Number of sets (Set Blocks ): 2 way

• Block Size: 4

• Select Enable Chart check box

Select stay on top check box

• Replacement: LRU

Step 2: Run the program in single step and observe the changes on the data cache window

Step 3: Fill in the following table with number of hits, misses and hit ratio with different cache sizes (8, 16, 32, and 64)

|                | Cache size = 8 | Cache size = 16 | Cache size = 32 | Cache size = 64 |
|----------------|----------------|-----------------|-----------------|-----------------|
| Number of hit  | 0              | 1               | 2               | 4               |
| Number of miss | 10             | 9               | 8               | 6               |
| Hit ratio      | 0              | 0.1             | 0.2             | 0.4             |

Step 4 : Plot the graph of cache size vs hit ratio and comment on the results obtained.



Based on the table and graph of cache size vs hit ratio, it is clear that increasing the cache size leads to a significant improvement in cache performance. As the cache size increases from 8 to 64, the number of hits increases from 0 to 4, and the hit ratio increases from 0 to 0.4. This suggests that larger caches are more effective at reducing cache misses and improving the overall performance of the Set Associative Mapped Cache.

However, it is worth noting that the improvement in hit ratio seems to level off beyond a cache size of 32, suggesting that there may be diminishing returns to further increasing the cache size beyond this point. Additionally, while the experiment provides valuable insights

into the effect of cache size on cache performance, it is important to keep in mind that the results may be specific to the particular parameters and conditions used in the experiment, and may not necessarily generalize to other settings.

Overall, the results obtained from the experiment suggest that cache size is an important factor to consider in optimizing the performance of a Set Associative Mapped Cache, and that larger cache sizes can significantly improve cache performance.

# 7.2 Effect of block size on the performance of Set Associative Mapped Cache

Step 1: Set the following parameters:

• Cache Type : Set Associative

Cache Size : 32 bytesSet blocks : 2 way

• Select Enable Chart check box

• Select stay on top check box

• Replacement algorithm: LRU

Step 2: Execute the above program by setting block size to 2, 4, 8, 16 and 32. Record the observation in the following table.

| Block Size           | Miss | Hit | Miss ratio |
|----------------------|------|-----|------------|
| 2                    | 8    | 2   | 0.8        |
| 4                    | 8    | 2   | 0.8        |
| 8                    | 6    | 4   | 0.6        |
| 16                   | 5    | 5   | 0.5        |
| 32 (Cache Size : 64) | 2    | 8   | 0.2        |

Step 3: Plot the graph of Cache miss ratio Vs Block size



# 7.3 Effect of number of sets on the performance of Set Associative Mapped Cache

Step 1: Set the following parameters:

Block size : 4Cache size : 32

• Cache Type : Set associative cache

• Select Enable Chart check box

• Select stay on top check box

• Replacement: LRU

Step 2: Execute the above program by setting set blocks to 2 way, 4 way and 8way. Record the observation in the following table.

| Set Blocks | Miss | Hit | Hit ratio |
|------------|------|-----|-----------|
| 2          | 8    | 2   | 0.2       |
| 4          | 6    | 4   | 0.4       |
| 8          | 6    | 4   | 0.4       |

Step 3: Plot the graph of Cache hit ratio Vs Set block size.



7.4 Performance analysis of Set Associative Mapped Cache with various replacement algorithms

Step 1 Set the following parameters:

Block size: 4Cache size: 32Set blocks: 2 way

- Select Enable Chart check box
- Select stay on top check box

Step 2: Execute the above program by setting replacement algorithm as FIFO, Random and LRU. Record the observation in the following table.

| Replacement | Miss | Hit | Miss ratio |
|-------------|------|-----|------------|
| Algorithm   |      |     |            |
| FIFO        | 8    | 2   | 0.8        |
| LRU         | 8    | 2   | 0.8        |
| Random      | 63   | 17  | 0.787      |